# PART –B Digital Design

#### **Getting Started**

Cadence can be run only on Unix terminals or PCs loaded with Linux (or UnixTerminal emulators) and X Windows servers like Exceed, X-Win32, or Xfree (Linux). BeforeStarting the Cadence, there are a few configuration files that are needed in the home Working directory. These files determine the environment in which Cadence runs, what libraries are to be included in the current session, etc. These files are in "cshrc" file in the user directory of "cadence".

A work directory has been created for each user when cadence is to be used, so that all the files generated by Cadence user will be creating their directory locally. Ex.: (you're U.S.N. No.)". This will store the Cadence work Environment and files for the present user only. To For sourcing the script file, c-shell is used.

- 1. Create new folder in desktop. Open the new terminal from the same folder.
- 2. For sourcing the script file
- ⇒ csh
- ⇒ source /home/installs/cshrc
- **3.** For creating library file
- ⇒ gedit cds.lib (Define design\_lib ./design.lib)
- ⇒ gedit hdl.var
   (Define WORK design\_lib
   Define NCELABOPTS –messages)
   mkdir design.lib
- **4.** For creating Verilog file/testbench file and simulation
- ⇒ **gedit file name.v** (To create Verilog file in graphical editor)
- ⇒ **gedit file testbench** (To create Verilog Testbench file in vi editor)
- ⇒ nclaunch &

#### //Compile program and test program

Select filename.v – launch Verilog compiler
Select filename\_tb.v – launch Verilog compiler
Select design\_lib→ Testbench filename--- Launch Elaborator
Select Snapshots→ design\_lib.testbenchfilename.module -→ Launch Simulator
In simulator window → select testbench filename → send to waveform window → run

Note: Verify and close the simulation window

- **5.** For Synthesis
- A. Combinational circuits

```
genus
```

```
//Reading the library files
read_lib /home/installs/FOUNDRY/digital/45nm/dig/lib/slow.lib

//PATH OF LIBRARY FILE
set_db lef_library {/home/installs/FOUNDRY/digital/45nm/dig/lef/gsclib045_macro.lef
/home/installs/FOUNDRY/digital/45nm/dig/lef/gsclib045_tech.lef}

//(2-lef files need to be copied)
```

#### read hdl filename.v

#### elaborate

```
//sdc file (Need to write for all input and output ports which are there in the program)
set_input_delay -max 0.2 [get_ports "a"]
set_input_delay -max 0.2 [get_ports "b"]
set_output_delay -max 0.2 [get_ports "y"]
// if sdc file created type
//read_sdc cons.sdc
set_db syn_generic_effort medium
set_db syn_map_effort medium
set_db syn_opt_effort medium
syn generic // Translation: converts program to basic gates
syn_map // Mapping: converts logic to basic gates
syn_opt //optimization
report power > filename report.rpt
report_area >filename_area.rpt
report gates >filename.rpt
report_timing -unconstrained >filename_timing.rpt
gui_show
```

After this command Graphical Window will open as shown below.

- ⇒ To view schematic: Select Hier Cell and click on schematic view to view schematic
- ⇒ Generate power report
- ⇒ To obtain Area, power and timing report



#### **B.** For Sequential Circuit

#### genus

//Reading the library files

read\_lib /home/installs/FOUNDRY/digital/45nm/dig/lib/slow.lib ///pATH OF LIBRARY FILE

//2-lef files need to be copied

 $set\_db\ lef\_library\ \{/home/installs/FOUNDRY/digital/45nm/dig/lef/gsclib045\_macro.lef\ /home/installs/FOUNDRY/digital/45nm/dig/lef/gsclib045\_tech.lef\}$   $read\_hdl\ filename.v$  elaborate

```
//sdc file
```

```
create_clock -name clk -period 2 -waveform {0 1} [get_ports "clk"] set_clock_transition -rise 0.1 [get_clocks "clk"] set_clock_transition -fall 0.1 [get_clocks "clk"] set_clock_uncertainty 0.01 [get_ports "clk"] set_input_delay -max 0.2 [get_ports "j"] -clock [get_clocks "clk"] set_input_delay -max 0.2 [get_ports "k"] -clock [get_clocks "clk"]
```

```
set_input_delay -max 0.2 [get_ports "j"]
set_input_delay -max 0.2 [get_ports "k"]
set_output_delay -max 0.2 [get_ports "q"]
set_output_delay -max 0.2 [get_ports "qb"]
// if sdc file created type
//read_sdc cons.sdc
set_db syn_generic_effort medium
set_db syn_map_effort medium
set_db syn_opt_effort medium
                // Translation: converts program to basic gates
syn_generic
syn_map
                // Mapping: converts logic to basic gates
syn_opt
                //optimization
report_power >jkff_report.rpt
report_area >jkff_area.rpt
report_gates > jkff_gates.rpt
report_timing -unconstrained >jkff_timing.rpt
gui_show
```

#### **EXPERIMENT 1: ADDERS**

**Aim:** To write a verilog code for 4bit adder and verify the functionality using Test bench.

- Synthesize, Analyse Reports and Netlist, Critical Path and Max Operating Frequency.
- From the report generated find the total number of cells, power requirement and total area requirement.

#### **Tool Required:**

- Functional Simulation: Incisive Simulator (nevlog, neelab, nesim)
- Synthesis: Genus

#### **Design Information and Bock Diagram:**

A full adder is a combinational circuit that performs the arithmetic sum of three input bits Ai, addend Bi and carry in C in from the previous adder. Its results contain the sum Si and the carry out, C out to the next stage. So to design a 4-bit adder circuit we start by designing the 1—bit full adder then connecting the four 1-bit full adders to get the 4-bit adder as shown in the diagram below. For the 1-bit full adder, the design begins by drawing the Truth Table for the three input and the corresponding output SUM and CARRY.

#### 1. PARALLEL ADDER

#### **Circuit Diagram:**



S1

S2

#### //Verilog code //Test bench // Full Adder module patest; reg [3:0]a,b; module fa(a,b,cin,sum,cout); reg cin=1'b0; wire cout; input a,b,cin; wire [3:0]s; output sum; pa p1(a,b,cin,s,cout); output cout; initial assign sum=(a^b)^cin; begin assign cout=((a&b)|(b&cin)|(cin&a)); a=4'b0; endmodule b=4'b0;#10 a=4'd1; // Parallel Adder b=4'd2;#20 a=4'd9; b=4'd3;module pa(a,b,cin,s,cout); input [3:0]a,b; #10 a=4'd9; b=4'd7;input cin; output [3:0]s; #10; end output cout; endmodule wire [2:0]c; fa f1(a[0],b[0],cin,s[0],c[0]); fa f2(a[1],b[1],c[0],s[1],c[1]); fa f3(a[2],b[2],c[1],s[2],c[2]); fa f4(a[3],b[3],c[2],s[3],cout); endmodule

#### **Simulation results**



#### **RTL Schematic**



# **Synthesis Result**

# **Power Report**

| Leakage      | Internal           | Switching    | Total               |
|--------------|--------------------|--------------|---------------------|
| $6.7E^{-10}$ | 1.8E <sup>-5</sup> | $2.54E^{-6}$ | 1.44E <sup>-5</sup> |

# **Timing Report**

| Input Delay | Data path delay | Arrival time |
|-------------|-----------------|--------------|
| 200         | 294             | 494          |

| Cell count | Total Area |
|------------|------------|
| 200        | 294        |

#### **EXPERIMENT 2: 32-bit ALU**

**Aim:** Write a verilog code for 32 bit ALU supporting four logical and four arithmetic operations, use case statement and if statement for ALU behavioral modeling.

- To Verify the Functionality using Test Bench
- Synthesize and compare the results using if and case statements
- Identify Critical Path and constraints

#### **Tool Required:**

- Functional Simulation: Incisive Simulator (nevlog, neelab, nesim)
- Synthesis: Genus

### **Design Information and Block Diagram:**

The ALU will take in two 32-bit values, and control line. An Arithmetic unit does the following task like addition subtraction, multi-fiction and logical operations. As the input is given in 32 bit we get 32 bit output. The arithmetic will show only one output at a time so a selector is necessary to select one of the operator.

| Source Code – Using Case Statement : | Test Bench:                                    |
|--------------------------------------|------------------------------------------------|
| module alu_32bit_case(y,a,b,f);      | module alu_32bit_tb_case;                      |
| input [31:0]a;                       | reg [31:0]a;                                   |
| input [31:0]b;                       | reg [31:0]b;                                   |
| input [2:0]f;                        | reg [2:0]f;                                    |
| output reg [31:0]y;                  | wire [31:0]y;                                  |
| always@(*)                           | alu_32bit_case test2(.y(y),.a(a),.b(b),.f(f)); |
| begin                                | initial                                        |
| case(f)                              | begin                                          |
| 3'b000:y=a&b //AND Operation         | a=32'h00000000;                                |
| 3'b001:y=a b; //OR Operation         | b=32'hFFFFFFF;                                 |
| 3'b010:y=~(a&b); //NAND Operation    | #10 f=3'b000;                                  |
| 3'b011:y=~(a b); //NOR Operation     | #10 f=3'b001;                                  |
| 3'b010:y=a+b; //Addition             | #10 f=3'b010;                                  |
| 3'b011:y=a-b; //Subtraction          | #10 f=3'b100;                                  |
| 3'b100:y=a*b; //Multiply             | end                                            |
| default:y=32'bx;                     | initial                                        |
| endcase                              | #50 \$finish;                                  |
| end                                  | endmodule                                      |
| endmodule                            |                                                |
|                                      |                                                |

Source Code - Using If Statement: Test bench: module alu 32bit if(y,a,b,f); module alu\_32bit\_tb\_if; input [31:0]a; reg [31:0]a; input [31:0]b; reg [31:0]b; input [2:0]f; reg [2:0]f; output reg [31:0]y; wire [31:0]y; always@(\*)  $alu_32bit_if test(.y(y),.a(a),.b(b),.f(f));$ begin initial if(f==3'b000)begin y=a&b; //AND Operation a=32'h00000000; else if (f==3'b001) b=32'hFFFFFFF; y=a|b; //OR Operation #10 f=3'b000; else if (f==3'b010) #10 f=3'b001; y=a+b; //Addition #10 f=3'b010; else if (f==3'b011) #10 f=3'b100; y=a-b; //Subtraction end else if (f==3'b100) initial y=a\*b; //Multiply #50 \$finish; else endmodule y=32'bx; end endmodule

#### **Simulation Results**



# Synthesis Results RTL Schematic



# **Power Report**

| Leakage              | Internal            | Switching           | Total        |
|----------------------|---------------------|---------------------|--------------|
| 1.215E <sup>-7</sup> | 1.24E <sup>-4</sup> | 1.64E <sup>-4</sup> | $2.89E^{-6}$ |

# **Timing Report**

| Input Delay | Data path delay | Arrival time |
|-------------|-----------------|--------------|
| 200         | 9344            | 9544         |

| Cell count | Total Area |
|------------|------------|
| 1072       | 1657.3     |

### **EXPERIMENT 3: Latch and Flip-Flops**

**Aim :** Write a verilog code for Latch and Flip-flops (D, SR, JK), Synthesize the design and compare the synthesis report.

#### **Tool Required:**

- Functional Simulation: Incisive Simulator (nevlog, neelab, nesim)
- Synthesis: Genus

#### **Design Information and Bock Diagram:**

Latches and flip-flops are the basic elements for storing information. One latch or flip-flop can store one bit of information. The main difference between latches and flip-flops is that for latches, their outputs are constantly affected by their inputs as long as the enable signal is asserted.

In other words, when they are enabled, their content changes immediately when their inputs change. Flip-flops, on the other hand, have their content change only either at the rising or falling edge of the enable signal. This enable signal is usually the controlling clock signal. After the rising or falling edge of the clock, the flip-flop content remains constant even if the input changes.

There are basically four main types of latches and flip-flops: SR, D, and JK. The major differences in these flip-flop types are the number of inputs they have and how they change state. For each type, there are also different variations that enhance their operations.

#### 1. <u>D-Latch</u> <u>Circuit Diagram:</u>



| //Verilog code                     | //Test bench               |  |
|------------------------------------|----------------------------|--|
| module DLatch( Q,Qbar,D,en,Reset); | module dlatch_tb;          |  |
| output reg Q;                      | reg e,reset;               |  |
| output Qbar;                       | reg d;                     |  |
| input D,en,Reset;                  | wire q,qb;                 |  |
| assign Reset = $\sim$ D;           | dlatch u1(q,qb,d,e,reset); |  |
| always @(en)                       | initial                    |  |
| begin                              | begin                      |  |
| if $(Reset == 1'b1) //If$ at reset | d = 0; reset=1; $e = 0$ ;  |  |
| $Q \le 1'b0;$                      | end                        |  |
| else                               | always #8 e=~e;            |  |
| $Q \leq D;$                        | always #5 d=~d;            |  |
| end                                | initial                    |  |
| assign Qbar = $\sim$ Q;            | #20 reset =0;              |  |
| endmodule                          | endmodule                  |  |

# **Simulation results**

# Output Waveform:



# **Synthesis Results**

# **RTL Schematic**



# **Power Report**

| Leakage              | Internal            | Switching           | Total        |
|----------------------|---------------------|---------------------|--------------|
| 1.210E <sup>-7</sup> | 1.24E <sup>-4</sup> | 1.64E <sup>-4</sup> | $2.89E^{-6}$ |

# **Timing Report**

| Input Delay | Data path delay | Arrival time |
|-------------|-----------------|--------------|
| 200         | 180             | 380          |

| Cell count | Total Area |
|------------|------------|
| 1072       | 1657.3     |

# 2. <u>D-Flip flop</u> Circuit Diagram:

**Black Box** 



**Truth Table** 

| INPUT |   | OUTPUT |    |
|-------|---|--------|----|
| clk   | d | q      | qb |
| X     | 1 | 1      | 0  |
| 1     | 1 | 1      | 0  |
| 1     | 0 | 0      | 1  |

//Verilog code //Test bench module dfftest; module dff(d,clk,q,qb); reg clk,d; input d,clk; wire q,qb; dff d1(d,clk,q,qb); output q,qb; reg q,qb; initial always@(posedge clk) begin clk = 1'b0; d=1'b0; end begin always #5 clk=~clk; q=d;qb=~d; initial end #10 d=1'b0; endmodule endmodule

#### **Simulation results**

#### Output Waveform:



# Synthesis result RTL Schematic



# **Power Report**

| Leakage              | Internal            | Switching           | Total               |
|----------------------|---------------------|---------------------|---------------------|
| 1.215E <sup>-7</sup> | 1.24E <sup>-4</sup> | 1.64E <sup>-4</sup> | 2.89E <sup>-6</sup> |

# **Timing Report**

| Input Delay | Data path delay | Arrival time |
|-------------|-----------------|--------------|
| 200         | 9344            | 9544         |

# Area Report

| Cell count | Total Area |
|------------|------------|
| 1072       | 1657.3     |

# 3. T FLIP-FLOP Black Box



# **Truth Table**

| INPUT |          | OUTPUT |    |
|-------|----------|--------|----|
| T     | Clk      | q      | qb |
| 0     | 1        | q      | qb |
| 1     | 1        | qb     | qb |
| X     | -ve edge | q      | qb |

| //Verilog code          | //Test bench        |  |
|-------------------------|---------------------|--|
| module tff(clk,t,q,qb); | module tfftest;     |  |
| input clk,t;            | reg clk,t;          |  |
| output q,qb;            | wire q,qb;          |  |
| reg q=0,qb=1;           | tff t1(clk,t,q,qb); |  |
| always @(posedge clk)   | initial clk=1'b0;   |  |
| begin                   | always #5 clk=~clk; |  |
| if (t==0)               | initial             |  |
| q=q;                    | begin               |  |
| else                    | t=1'b0;             |  |
| q=~q;                   | #10 t=1'b1;         |  |
| qb=~q;                  | #20 t=1'b1;         |  |
| end                     | #20 t=1'b0;         |  |
| endmodule               | #20;                |  |
|                         | end                 |  |
|                         | endmodule           |  |

# **Simulation results**

# Output Waveform:



# **Synthesis result**

# **RTL Schematic**



#### **Power Report**

| Leakage              | Internal            | Switching           | Total               |
|----------------------|---------------------|---------------------|---------------------|
| 1.215E <sup>-7</sup> | 1.24E <sup>-4</sup> | 1.64E <sup>-4</sup> | 2.89E <sup>-6</sup> |

#### **Timing Report**

| Input Delay | Data path delay | Arrival time |
|-------------|-----------------|--------------|
| 200         | 9344            | 9544         |

#### Area Report

| Cell count | Total Area |
|------------|------------|
| 1072       | 1657.3     |

#### 4. SR FLIP-FLOP

### **Circuit Diagram:**

**Black Box** 

#### **Truth Table**

#### **Circuit Diagram**



| INI | PUT |   |   | OUT | <b>TPUT</b>        |
|-----|-----|---|---|-----|--------------------|
| rst | Clk | S | R | q   | gb                 |
| 1   | X   | X | X | 0   | 1                  |
| 0   | X   | X | X | 1   | 0                  |
| 0   | 1   | 0 | 0 | Qъ  | <b>Q</b> bprevious |
| 0   | 1   | 0 | 1 | 0   | 1                  |
| 0   | 1   | 1 | 0 | 1   | 0                  |



# //Verilog code

module srff(s,r,clk,q,qb); input s,r,clk; output q,qb; reg [1:0] sr; reg q,qb; always @(posedge clk) begin sr={s,r}; case(sr) 2'b00:q=q; 2'b01:q=1'b0; 2'b10:q=1'b1; 2'b11:q=1'bx; endcase qb=~q; end endmodule

#### //Test bench

module srfftest; reg clk,s,r; wire q,qb; srff s1(s,r,clk,q,qb); initial clk=1'b0; always #5 clk=~clk; initial begin #10 s=1'b0; r=1'b1; #10 s=1'b1; r=1'b0; #15 s=1'b0; r=1'b0; #20 s=1'b1; r=1'b1; #20; end

endmodule

#### **Simulation results**

#### Output Waveform:



#### **Synthesis result**

#### **RTL Schematic**



#### **Power Report**

| Leakage              | Internal            | Switching           | Total        |
|----------------------|---------------------|---------------------|--------------|
| 1.210E <sup>-7</sup> | 1.24E <sup>-4</sup> | 1.64E <sup>-4</sup> | $2.89E^{-6}$ |

# **Timing Report**

| Input Delay | Data path delay | Arrival time |
|-------------|-----------------|--------------|
| 200         | 180             | 380          |

| Cell count | Total Area |
|------------|------------|
| 1072       | 1657.3     |

### 5. JK FLIP-FLOP Black Box



#### **Truth Table**

| INPUT |     |   |   | OUTPUT         |                |
|-------|-----|---|---|----------------|----------------|
| Rst   | Clk | J | K | Q              | Qb             |
| 0     | 1   | 0 | 0 | Previous state | Previous state |
| 0     | 1   | 0 | 1 | 0              | 1              |
| 0     | 1   | 1 | 0 | 1              | 0              |
| 0     | 1   | 1 | 1 | Qь             | Q              |
| 0     | 0   | - | - | Previous state | Previous state |
| 1     | -   | - | - | Previous state | Previous state |

| //Verilog code             | //Test bench            |
|----------------------------|-------------------------|
|                            |                         |
| module jkff(j,k,clk,q,qb); | module jkfftest;        |
| input j,k,clk;             | reg j,k,clk;            |
| output q,qb;               | wire q,qb;              |
| reg[1:0] jk;               | jkff jk1(j,k,clk,q,qb); |
| reg q=0, qb=1;             | initial clk=1'b0;       |
| always@(posedge clk)       | always #5 clk=~clk;     |
| begin                      | initial                 |
| $jk=\{j,k\};$              | begin                   |
| case (jk)                  | j=1'b0; k=1'b0;         |
| 2'b00:q=q;                 | #5 j=1'b0; #10 k=1'b1;  |
| 2'b01:q=1'b0;              | #5j=1b1;                |
| 2'b10:q=1'b1;              | #5 k=1'b0;              |
| 2'b11:q=~q;                | #5 j=1'b1;              |
| endcase                    | #5 k=1'b1;              |
| qb=~q;                     | #20;                    |
| end                        | end                     |
| endmodule                  | endmodule               |

# **Simulation Results**

# Output Waveform:



# **Synthesis results**

# **RTL Schematic**



# **Power Report**

| Leakage       | Internal            | Switching           | Total        |
|---------------|---------------------|---------------------|--------------|
| $1.210E^{-7}$ | 1.24E <sup>-4</sup> | 1.64E <sup>-4</sup> | $2.89E^{-6}$ |

# **Timing Report**

| Input Delay | Data path delay | Arrival time |
|-------------|-----------------|--------------|
| 200         | 180             | 380          |

| Cell count | Total Area |
|------------|------------|
| 1072       | 1657.3     |

#### **EXPERIMENT 4: COUNTERS**

**Aim:** To write a verilog code for 4bit up/down asynchronous rest counter and its test-bench for verification.

- Synthesizing the design by setting area and timing constraint and analyse reports.
- Finding the critical path and maximum frequency of operations
- Recording the power, area requirement and properties of each cell in terms of driving strength.

#### **Tool Required:**

- Functional Simulation: Incisive Simulator (nevlog, neelab, nesim)
- Synthesis: Genus

### **Design Information and Bock Diagram:**

- An up/down counter is a digital counter which can be set to count either from 0 to MAX\_VALUE or MAX\_VALUE to 0.
- The direction of the count (mode) is selected using a single bit input. The module has 3 inputs clk, reset which is active high and a UpOrDown mode input. The output is counter which is 4 bit in size.
- When Up mode is selected, counter counts from 0 to 15 and then again from 0 to 15.
- When Down mode is selected, counter counts from 15 to 0 and then again from 15 to 0.
- Changing mode doesn't reset the Count value to zero.
- You have to apply high value to reset, to reset the Counter output.

#### **ASYNCHRONOUS COUNTER**

| module counter(clk,rst,m,count);    | module counter_test;          |
|-------------------------------------|-------------------------------|
| input clk,rst,m;                    | reg clk, rst,m;               |
| output reg [3:0]count;              | wire [3:0]q;                  |
| always@(posedge clk or negedge rst) | counter C1 (clk,rst,m,count); |
| begin                               | initial                       |
| if(!rst)                            | begin                         |
| count=0;                            | clk=1'b0; rst=1'b0; m=1'b0;   |
| if(m)                               | end                           |
| count=count+1;                      | always                        |
| else                                | #5 clk=~clk;                  |
| count=count-1;                      | initial                       |
| end                                 | begin                         |
| endmodule                           | #10 rst=1'b1; m=1'b1          |
|                                     | #120 m=1'b0;                  |
|                                     | #100;                         |
|                                     | end                           |
|                                     | endmodule                     |

#### **Simulation Results:**



# **Synthesis Result**

# **RTL Schematic**



# **Power Report**

| Leakage       | Internal            | Switching           | Total               |
|---------------|---------------------|---------------------|---------------------|
| $1.210E^{-7}$ | 1.24E <sup>-4</sup> | 1.64E <sup>-4</sup> | 2.89E <sup>-6</sup> |

# **Timing Report**

| Input Delay | Data path delay | Arrival time |
|-------------|-----------------|--------------|
| 200         | 180             | 380          |

| Cell count | Total Area |
|------------|------------|
| 1072       | 1657.3     |

#### **EXPERIMENT 5: UART**

**Aim:** Write a verilog code for UART and carry out the following:

- To Verify the Functionality using test Bench
- Synthesize Design using constraints
- Tabulate Reports using various Constraints
- Identify Critical Path and calculate Max Operating Frequency

#### **Tool Required:**

- Functional Simulation: Incisive Simulator (nevlog, neelab, nesim)
- Synthesis: Genus

### **Design Information and Bock Diagram:**

The **UART** is "Universal Asynchronous Receiver/Transmitter", and it is an inbuilt IC within a micro-controller but not like a communication protocol (I2C & SPI). The main function of UART is to serial data communication. In UART, the communication between two devices can be done in two ways namely serial data communication and parallel data communication. The transmitter section includes three blocks namely transmit hold register, shift register and also control logic. Likewise, the receiver section includes a receive hold register, shift register, and control logic. These two sections are commonly provided by a baud-rate-generator. This generator is used for generating the speed when the transmitter section & receiver section has to transmit or receive the data.



UART Communication
Block diagram of UART

# Source Code – Transmitter : // This code contains the UA

```
// This code contains the UART Transmitter. This transmitter is able
// to transmit 8 bits of serial data, one start bit, one stop bit,
// and no parity bit. When transmit is complete o_Tx_done will be
// driven high for one clock cycle.
// Set Parameter CLKS_PER_BIT as follows:
// CLKS_PER_BIT = (Frequency of i_Clock)/(Frequency of UART)
// Example: 25 MHz Clock, 115200 baud UART
// (25000000)/(115200) = 217
module UART_TX
#(parameter CLKS_PER_BIT = 217)
(
input i_Clock,
```

```
input i_TX_DV,
input [7:0] i TX Byte,
output o_TX_Active,
output reg o_TX_Serial,
output o_TX_Done ):
parameter IDLE = 3'b000;
parameter TX START BIT = 3'b001;
parameter TX DATA BITS = 3'b010;
parameter TX STOP BIT = 3'b011;
parameter CLEANUP = 3'b100;
reg [2:0] r_SM_Main = 0;
reg [7:0] r_Clock_Count = 0;
reg [2:0] r_Bit_Index = 0;
reg [7:0] r TX Data = 0;
reg r_TX_Done = 0;
reg r_TX_Active = 0;
always @(posedge i_Clock)
begin
case (r_SM_Main)
IDLE:
begin
o TX Serial <= 1'b1; // Drive Line High for Idle
r_TX_Done \le 1'b0;
r_Clock_Count <= 0;
r Bit Index \leq 0;
if (i TX DV == 1'b1)
begin
r_TX_Active \ll 1'b1;
r TX Data <= i TX Byte;
r_SM_Main <= TX_START_BIT;
end
else
r_SM_Main <= IDLE;
end // case: IDLE
// Send out Start Bit. Start bit = 0
TX_START_BIT:
begin
o_TX_Serial <= 1'b0;
// Wait CLKS_PER_BIT-1 clock cycles for start bit to finish
if (r_Clock_Count < CLKS_PER_BIT-1)
begin
r_Clock_Count <= r_Clock_Count + 1;
r_SM_Main <= TX_START_BIT;
end
else
begin
r_Clock_Count <= 0;
r_SM_Main <= TX_DATA_BITS;
end
end // case: TX_START_BIT
```

```
// Wait CLKS_PER_BIT-1 clock cycles for data bits to finish
TX DATA BITS:
begin
o_TX_Serial <= r_TX_Data[r_Bit_Index];
if (r_Clock_Count < CLKS_PER_BIT-1)
begin
r Clock Count <= r Clock Count + 1;
r_SM_Main <= TX_DATA_BITS;
end
else
begin
r Clock Count <= 0;
// Check if we have sent out all bits
if (r Bit Index < 7)
begin
r_Bit_Index <= r_Bit_Index + 1;
r_SM_Main <= TX_DATA_BITS;
end
else
begin
r_Bit_Index <= 0;
r SM Main <= TX STOP BIT;
end
end
end // case: TX_DATA_BITS
// Send out Stop bit. Stop bit = 1
TX_STOP_BIT:
begin
o TX Serial <= 1'b1;
// Wait CLKS_PER_BIT-1 clock cycles for Stop bit to finish
if (r_Clock_Count < CLKS_PER_BIT-1)
begin
r Clock Count <= r Clock Count + 1;
r SM Main <= TX STOP BIT;
end
else
begin
r_TX_Done \le 1'b1;
r_Clock_Count <= 0;
r_SM_Main <= CLEANUP;
r_TX_Active \ll 1'b0;
end
end // case: TX_STOP_BIT
// Stay here 1 clock
CLEANUP:
begin
r_TX_Done \le 1'b1;
r_SM_Main <= IDLE;
end
default:
```

```
r_SM_Main <= IDLE;
endcase
end
assign o_TX_Active = r_TX_Active;
assign o_TX_Done = r_TX_Done;
endmodule
```

#### Source Code – Receiver:

```
// This file contains the UART Receiver. This receiver is able to
// receive 8 bits of serial data, one start bit, one stop bit,
// and no parity bit. When receive is complete o rx dv will be
// driven high for one clock cycle.
//
// Set Parameter CLKS PER BIT as follows:
// CLKS_PER_BIT = (Frequency of i_Clock)/(Frequency of UART)
// Example: 25 MHz Clock, 115200 baud UART
//(25000000)/(115200) = 217
module UART RX
\#(parameter CLKS PER BIT = 217)
input i_Clock,
input i_RX_Serial,
output o RX DV,
output [7:0] o RX Byte
parameter IDLE = 3'b000;
parameter RX START BIT = 3'b001;
parameter RX_DATA_BITS = 3'b010;
parameter RX_STOP_BIT = 3'b011;
parameter CLEANUP = 3'b100;
reg [7:0] r Clock Count = 0;
reg [2:0] r_Bit_Index = 0; //8 bits total
reg [7:0] r RX Byte = 0;
reg r_RX_DV = 0;
reg [2:0] r SM Main = 0;
// Purpose: Control RX state machine
always @(posedge i_Clock)
begin
case (r_SM_Main)
IDLE:
begin
r_RX_DV <= 1'b0;
r Clock Count <= 0;
r Bit Index \leq 0;
if (i_RX_Serial == 1'b0) // Start bit detected
r SM Main <= RX START BIT;
else
r_SM_Main <= IDLE;
end
// Check middle of start bit to make sure it's still low
```

```
RX_START_BIT:
begin
if (r Clock Count == (CLKS PER BIT-1)/2)
if (i_RX_Serial == 1'b0)
begin
r Clock Count <= 0; // reset counter, found the middle
r SM Main <= RX DATA BITS;
end
else
r_SM_Main <= IDLE;
end
else
begin
r_Clock_Count <= r_Clock_Count + 1;
r_SM_Main <= RX_START_BIT;
end
end // case: RX_START_BIT
// Wait CLKS PER BIT-1 clock cycles to sample serial data
RX_DATA_BITS:
begin
if (r Clock Count < CLKS PER BIT-1)
begin
r_Clock_Count <= r_Clock_Count + 1;
r_SM_Main <= RX_DATA_BITS;
end
else
begin
r Clock Count <= 0;
r_RX_Byte[r_Bit_Index] <= i_RX_Serial;
// Check if we have received all bits
if (r_Bit_Index < 7)
begin
r Bit Index \leq r Bit Index + 1;
r_SM_Main <= RX_DATA_BITS;
end
else
begin
r_Bit_Index <= 0;
r_SM_Main <= RX_STOP_BIT;
end
end
end // case: RX_DATA_BITS
// Receive Stop bit. Stop bit = 1
RX_STOP_BIT:
begin
// Wait CLKS_PER_BIT-1 clock cycles for Stop bit to finish
if (r_Clock_Count < CLKS_PER_BIT-1)
begin
r_Clock_Count <= r_Clock_Count + 1;
```

```
r SM Main <= RX STOP BIT;
end
else
begin
r RX DV <= 1'b1;
r Clock Count <= 0;
r_SM_Main <= CLEANUP:
end
end // case: RX STOP BIT
// Stay here 1 clock
CLEANUP:
begin
r_SM_Main <= IDLE;
r RX DV <= 1'b0;
end
default:
r SM Main <= IDLE;
endcase
end
assign o_RX_DV = r_RX_DV;
assign o_RX_Byte = r_RX_Byte;
endmodule // UART RX
```

#### Test bench:

```
// This testbench will exercise the UART RX.
// It sends out byte 0x37, and ensures the RX receives it correctly.
`timescale 1ns/10ps
`include "uart_tx.v"
`include "uart_rx.v"
module UART_TB ();
// Testbench uses a 25 MHz clock
// Want to interface to 115200 baud UART
// 25000000 / 115200 = 217 Clocks Per Bit.
parameter c CLOCK PERIOD NS = 40;
parameter c CLKS PER BIT = 217;
parameter c BIT PERIOD = 8600;
reg r_Clock = 0;
reg r TX DV = 0;
wire w TX Active, w UART Line;
wire w_TX_Serial;
reg [7:0] r_TX_Byte = 0;
wire [7:0] w RX Byte;
UART RX #(.CLKS PER BIT(c CLKS PER BIT)) UART RX Inst
(.i_Clock(r_Clock), .i_RX_Serial(w_UART_Line), .o_RX_DV(w_RX_DV),
.o_RX_Byte(w_RX_Byte));
UART TX #(.CLKS PER BIT(c CLKS PER BIT)) UART TX Inst
(.i_Clock(r_Clock), .i_TX_DV(r_TX_DV), .i_TX_Byte(r_TX_Byte),
.o_TX_Active(w_TX_Active), .o_TX_Serial(w_TX_Serial), .o_TX_Done() );
// Keeps the UART Receive input high (default) when
```

```
// UART transmitter is not active
assign w UART Line = w TX Active? w TX Serial: 1'b1;
always
#(c_CLOCK_PERIOD_NS/2) r_Clock <= !r_Clock;
// Main Testing:
initial
begin
// Tell UART to send a command (exercise TX)
@(posedge r_Clock);
@(posedge r_Clock);
r_TX_DV <= 1'b1;
r TX Byte \leq 8'h3F;
@(posedge r_Clock);
r_TX_DV \le 1'b0;
end
endmodule
```

#### **Simulation Results**



#### **Synthesize Results**

- 1. read libs/home/install/FOUNDRY/digital/90nm/dig/lib/slow.lib
- 2. read\_hdl {uart\_tx.v / uart\_rx.v} //Choose any one
- 3. elaborate
- 4. read sdc constraints top.sdc //Reading Top Level SDC
- 5. set\_db syn\_generic\_effort medium //Setting effort medium
- 6. set\_db syn\_map\_effort medium
- 7. set\_db syn\_opt\_effort medium
- 8. syn\_generic
- 9. syn map
- 10. syn\_opt //Performing Synthesis Mapping and Optimisation
- 11. report timing > uart timing.rep
- //Generates Timing report for worst datapath and dumps into file
- 12. report\_area > uart\_area.rep
- //Generates Synthesis Area report and dumps into a file
- 13. report\_power > uart\_power.rep

//Generates Power Report [Pre-Layout]

14. report\_qor > uart\_qor.rep

15. write\_hdl > uart\_netlist.v

//Creates readable Netlist File

16. write\_sdc > uart\_sdc.sdc

//Creates Block Level SDC



#### Note:-

- 1. You can tabulate Area, Power and Timing Constraints using any of the SDC Constraints as instructed.
- 2. Make sure, during synthesis the Report File Names are changed so that the latest reports do not overwrite the earlier ones.

# **Experiment 6: Physical Design**

**Aim:** For the synthesized netlist carry out the following any two above experiments:

• Floor planning, identify the placement of pads, placement and Routing

#### **Tool Required:**

- Functional Simulation: Incisive Simulator (nevlog, neelab, nesim)
- Synthesis: Genus
- Physical Design: Innovus

#### Mandatory Inputs for PD:

- 1. Gate Level Netlist [Output of Synthesis]
- 2. Block Level SDC [Output of Synthesis]
- 3. Liberty Files (.lib)
- 4. LEF Files (Layer Exchange Format)

#### Expected Outputs from PD:

- 1. GDS II File (Graphical Data Stream for Information Interchange Feed In for Fabrication Unit).
- 2. SPEF, SDF
  - Make sure the Synthesis for the target design is done and open a terminal from the corresponding workspace.
  - Initiate the Cadence tools and **cmd**:innovus (Press Enter)
  - For Innovus tool, a GUI opens and also the terminal enters into innovus command prompt where in the tool commands can be entered.

#### Physical Design involves 5 stages as following:

After Importing Design,

- → Floor Planning
- → Power Planning
- → Placement
- → CTS (Clock Tree Synthesis)
- → RoutingModule

#### Importing Design

To Import Design, all the Mandatory Inputs are to be loaded and this can be done either using script files named with .globals and .view/.tcl or through GUI as shown below.

The target design considered here is 4bit up down counter design

The procedure shall remain the same for any other design from the above discussed experiments.

#### Note:

- 1. For Synthesis, slow.lib was read as input. Each liberty file contains a pre-defined Process, Voltage and Temperature (PVT) values which impact the ease of charge movement.
- 2. Process, Voltage and Temperature individually affect the ease of currents as depicted below.



- 3. Hence, slow.lib contains PVT combination (corner) with **slow** charge movement => **Maximum** Delay => **Worst** Performance
- 4. Similarly, fast.lib contains PVT Combination applicable across its designs to give **Fast** charge movement => **Minimum** Delay => **Best** Performance.
- 5. When these corners are collaborated with the sdc, they can be used to analyse timing for setup in the worst case and hold in the best case.
- 6. All these analysis views are to be manually created either in the form of script or using the GUI.

#### Script file of Default.globals file

```
Generated by:
                    Cadence Encounter 13.23-s047 1
                    Linux x86 64(Host ID cadence)
#
  OS:
  Generated on:
                    Tue May 24 02:16:38 2016
  Design:
                    save_global Default.globals
  Command:
#
 Version 1.1
set ::TimeLib::tsgMarkCellLatchConstructFlag 1
set conf_qxconf_file {NULL}
set conf_qxlib_file {NULL}
set defHierChar {/}
set init design settop 0
set init_gnd_net {VSS}
set init_lef_file {lef/gsclib090_translated.lef lef/gsclib090_translated_ref.lef}
set init mmmc file {Default.view}
set init_pwr_net {VDD}
set init_verilog {counter_netlist.v}
set lsg0CPGainMult 1.000000
set pegDefaultResScaleFactor 1.000000
set pegDetailResScaleFactor 1.000000
```

#### Script file of Default.view (or) Default.tcl file

```
# Version:1.0 MMMC View Definition File

# Do Not Remove Above Line

create_library_set -name MAX_timing -timing {/root/Desktop/counter/lib/90/slow.lib}

create_library_set -name MIn_timing -timing {/root/Desktop/counter/lib/90/fast.lib}

create_constraint_mode -name Constraints -sdc_files {counter_sdc.sdc}

create_delay_corner -name Max_delay -library_set {MAX_timing}

create_delay_corner -name Min_delay -library_set {MIn_timing}

create_analysis_view -name Worst -constraint_mode {Constraints} -delay_corner {Max_delay}

create_analysis_view -name best -constraint_mode {Constraints} -delay_corner {Min_delay}

set_analysis_view -setup {Worst} -hold {best}
```